

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d



# HUF75639G3, HUF75639P3, HUF75639S3S, HUF75639S3

#### Data Sheet

#### October 2013

# N-Channel UltraFET Power MOSFET 100 V, 56 A, 25 mΩ

These N-Channel power MOSFETs are manufactured using the innovative UltraFET process. This advanced process technology achieves the lowest possible onresistance per silicon area, resulting in outstanding performance. This device is capable of withstanding high energy in the avalanche mode and the diode exhibits very low reverse recovery time and stored charge. It was designed for use in applications where power efficiency is important, such as switching regulators, switching converters, motor drivers, relay drivers, low-voltage bus switches, and power management in portable and batteryoperated products.

Formerly developmental type TA75639.

## **Ordering Information**

| PART NUMBER  | PACKAGE  | BRAND  |
|--------------|----------|--------|
| HUF75639G3   | TO-247   | 75639G |
| HUF75639P3   | TO-220AB | 75639P |
| HUF75639S3ST | TO-263AB | 75639S |
| HUF75639S3   | TO-262AA | 75639S |

# Packaging



Product reliability information can be found at http://www.fairchildsemi.com/products/discrete/reliability/index.html For severe environments, see our Automotive HUFA series.

All Fairchild semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems certification.

# 56A, 100VSimulation Models

Features

- Temperature Compensated PSPICE® and SABER™ Electrical Models
- Spice and Saber Thermal Impedance Models
- www.fairchildsemi.com
- Peak Current vs Pulse Width Curve
- UIS Rating Curve
- Related Literature
  - TB334, "Guidelines for Soldering Surface Mount Components to PC Boards"

#### Symbol

## Absolute Maximum Ratings $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                         |                   | UNITS             |
|---------------------------------------------------------|-------------------|-------------------|
| Drain to Source Voltage (Note 1)V <sub>DSS</sub>        | 100               | V                 |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1) | 100               | V                 |
| Gate to Source Voltage                                  | ±20               | V                 |
| Drain Current                                           |                   |                   |
| Continuous (Figure 2)                                   | 56                | A                 |
| Pulsed Drain Current                                    | Figure 4          |                   |
| Pulsed Avalanche Rating E <sub>AS</sub>                 | Figures 6, 14, 15 |                   |
| Power Dissipation P <sub>D</sub>                        | 200               | W                 |
| Derate Above 25 <sup>o</sup> C                          | 1.35              | W/ <sup>o</sup> C |
| Operating and Storage Temperature                       | -55 to 175        | °C                |
| Maximum Temperature for Soldering                       |                   |                   |
| Leads at 0.063in (1.6mm) from Case for 10s              | 300               | °C                |
| Package Body for 10s, See Techbrief 334                 | 260               | °C                |
|                                                         |                   |                   |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

# **Electrical Specifications** $T_{C} = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                | SYMBOL                | TEST                                                                                    | CONDITIONS                                                        | MIN | TYP   | MAX   | UNITS |
|------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-------|-------|-------|
| OFF STATE SPECIFICATIONS                 | -!                    |                                                                                         |                                                                   |     | +     |       |       |
| Drain to Source Breakdown Voltage        | BV <sub>DSS</sub>     | $I_{D} = 250 \mu A, V_{GS} =$                                                           | 0V (Figure 11)                                                    | 100 | -     | -     | V     |
| Zero Gate Voltage Drain Current          | IDSS                  | $V_{DS} = 95V, V_{GS} =$                                                                | 0V                                                                | -   | -     | 1     | μA    |
|                                          |                       | V <sub>DS</sub> = 90V, V <sub>GS</sub> =                                                | 0V, T <sub>C</sub> = 150 <sup>o</sup> C                           | -   | -     | 250   | μA    |
| Gate to Source Leakage Current           | I <sub>GSS</sub>      | $V_{GS} = \pm 20V$                                                                      |                                                                   | -   | -     | ±100  | nA    |
| ON STATE SPECIFICATIONS                  | 1                     |                                                                                         |                                                                   |     |       |       |       |
| Gate to Source Threshold Voltage         | V <sub>GS(TH)</sub>   | $V_{GS} = V_{DS}, I_D = 2$                                                              | 50μA (Figure 10)                                                  | 2   | -     | 4     | V     |
| Drain to Source On Resistance            | rDS(ON)               | I <sub>D</sub> = 56A, V <sub>GS</sub> = 10                                              | OV (Figure 9)                                                     | -   | 0.021 | 0.025 | Ω     |
| THERMAL SPECIFICATIONS                   | 1                     |                                                                                         |                                                                   | -   | 1     |       | 1     |
| Thermal Resistance Junction to Case      | $R_{	extsf{	heta}JC}$ | (Figure 3)                                                                              |                                                                   | -   | -     | 0.74  | °C/W  |
| Thermal Resistance Junction to Ambient   | $R_{\thetaJA}$        | R <sub>θJA</sub> TO-247<br>TO-220, TO-263, TO-262                                       |                                                                   | -   | -     | 30    | °C/W  |
|                                          |                       |                                                                                         |                                                                   | -   | -     | 62    | °C/W  |
| SWITCHING SPECIFICATIONS ( $V_{GS} = 10$ | DV)                   |                                                                                         |                                                                   | 1   |       | 1     |       |
| Turn-On Time                             | ton                   | $V_{DD} = 50V, I_D \cong 56A, \\ R_L = 0.89\Omega, V_{GS} = 10V, \\ R_{GS} = 5.1\Omega$ |                                                                   | -   | -     | 110   | ns    |
| Turn-On Delay Time                       | t <sub>d(ON)</sub>    |                                                                                         |                                                                   | -   | 15    | -     | ns    |
| Rise Time                                | t <sub>r</sub>        |                                                                                         |                                                                   | -   | 60    | -     | ns    |
| Turn-Off Delay Time                      | t <sub>d(OFF)</sub>   |                                                                                         |                                                                   | -   | 20    | -     | ns    |
| Fall Time                                | t <sub>f</sub>        |                                                                                         |                                                                   | -   | 25    |       | ns    |
| Turn-Off Time                            | tOFF                  | _                                                                                       |                                                                   | -   | -     | 70    | ns    |
| GATE CHARGE SPECIFICATIONS               |                       |                                                                                         |                                                                   |     | 1     |       | I     |
| Total Gate Charge                        | Q <sub>g(TOT)</sub>   | $V_{GS} = 0V$ to 20V                                                                    | $I_D \cong 56A,$ $R_L = 0.89\Omega$ $V \qquad I_{g(REF)} = 1.0mA$ | -   | 110   | 130   | nC    |
| Gate Charge at 10V                       | Q <sub>g(10)</sub>    | $V_{GS} = 0V \text{ to } 10V$                                                           |                                                                   | -   | 57    | 75    | nC    |
| Threshold Gate Charge                    | Q <sub>g(TH)</sub>    | $V_{GS} = 0V \text{ to } 2V$                                                            |                                                                   | -   | 3.7   | 4.5   | nC    |
| Gate to Source Gate Charge               | Q <sub>gs</sub>       |                                                                                         | (Figure 13)                                                       | -   | 9.8   | -     | nC    |
| Gate to Drain "Miller" Charge            | Q <sub>gd</sub>       | 1                                                                                       |                                                                   | -   | 24    | -     | nC    |

## **Electrical Specifications** $T_{C} = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                    | SYMBOL           | TEST CONDITIONS              | MIN | TYP  | MAX | UNITS |
|------------------------------|------------------|------------------------------|-----|------|-----|-------|
| CAPACITANCE SPECIFICATIONS   |                  |                              |     |      |     |       |
| Input Capacitance            | C <sub>ISS</sub> | $V_{DS} = 25V, V_{GS} = 0V,$ | -   | 2000 | -   | pF    |
| Output Capacitance           | C <sub>OSS</sub> | f = 1MHz<br>(Figure 12)      | -   | 500  | -   | pF    |
| Reverse Transfer Capacitance | C <sub>RSS</sub> |                              | -   | 65   | -   | pF    |

#### Source to Drain Diode Specifications

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                            | MIN | ТҮР | MAX  | UNITS |
|-------------------------------|-----------------|--------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 56A                      | -   | -   | 1.25 | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD} = 56A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 110  | ns    |
| Reverse Recovered Charge      | Q <sub>RR</sub> | $I_{SD} = 56A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 320  | nC    |

# **Typical Performance Curves**



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE

### Typical Performance Curves (Continued)







V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V)

FIGURE 5. FORWARD BIAS SAFE OPERATING AREA



FIGURE 7. SATURATION CHARACTERISTICS



NOTE: Refer to Fairchild Application Notes AN9321 and AN9322. FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY



#### FIGURE 8. TRANSFER CHARACTERISTICS

#### Typical Performance Curves (Continued)







FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE









# Test Circuits and Waveforms



FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 16. GATE CHARGE TEST CIRCUIT



FIGURE 18. SWITCHING TIME TEST CIRCUIT



FIGURE 15. UNCLAMPED ENERGY WAVEFORMS







FIGURE 19. RESISTIVE SWITCHING WAVEFORMS

#### **PSPICE Electrical Model**



#### .ENDS

NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options; IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.

#### SABER Electrical Model

nom temp=25 deg c 100v Ultrafet

#### REV Oct. 98



# Spice Thermal Model

#### **REV APRIL 1998**

#### HUF75639

CTHERM1 TH 6 2.8e-3 CTHERM2 6 5 4.6e-3 CTHERM3 5 4 5.5e-3 CTHERM4 4 3 9.2e-3 CTHERM5 3 2 1.7e-2 CTHERM6 2 TL 4.3e-2

RTHERM1 TH 6 5.0e-4 RTHERM2 6 5 1.5e-3 RTHERM3 5 4 2.0e-2 RTHERM4 4 3 9.0e-2 RTHERM5 3 2 1.9e-1 RTHERM6 2 TL 2.9e-1

# Saber Thermal Model

Saber thermal model HUF75639

template thermal\_model th tl thermal\_c th, tl

ctherm.ctherm1 th 6 = 2.8e-3ctherm.ctherm2 6 5 = 4.6e-3ctherm.ctherm3 5 4 = 5.5e-3ctherm.ctherm4 4 3 = 9.2e-3ctherm.ctherm5 3 2 = 1.7e-2ctherm.ctherm6 2 tl = 4.3e-2

rtherm.rtherm1 th 6 = 5.0e-4 rtherm.rtherm2 6 5 = 1.5e-3 rtherm.rtherm3 5 4 = 2.0e-2 rtherm.rtherm4 4 3 = 9.0e-2 rtherm.rtherm5 3 2 = 1.9e-1 rtherm.rtherm6 2 tl = 2.9e-1 }





SEMICONDUCTOR

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

| AccuPower™                           | F-PFS™_                             |                                       | Sync-Lock™            |
|--------------------------------------|-------------------------------------|---------------------------------------|-----------------------|
| AX-CAP <sup>®</sup> *                | FRFET®                              |                                       | SYSTEM ®*             |
| BitSiC™                              | Global Power Resource <sup>SM</sup> | PowerTrench <sup>®</sup>              |                       |
| Build it Now™                        | GreenBridge™                        | PowerXS™                              | GENERAL               |
| CorePLUS™                            | Green FPS™                          | Programmable Active Droop™            | TinyBoost®            |
| CorePOWER™                           | Green FPS™ e-Series™                | QFET <sup>®</sup>                     | TinyBuck <sup>®</sup> |
| CROSSVOLT™                           | Gmax™                               | QS™                                   | TinyCalc™             |
| CTL™                                 | GTO™                                | Quiet Series™                         | TinyLogic®            |
| Current Transfer Logic™              | IntelliMAX™                         | RapidConfigure™                       | TINYOPTO™             |
|                                      | ISOPLANAR™                          |                                       | TinyPower™            |
|                                      |                                     |                                       | TinyPWM™              |
| Dual Cool™                           | Marking Small Speakers Sound Lou    |                                       | TinyWire™             |
| EcoSPARK®                            | and Better™                         | Saving our world, 1mW/W/kW at a time™ | TranSiC™              |
| EfficentMax™                         | MegaBuck™                           | SignalWise™                           | TriFault Detect™      |
| ESBC™                                | MICROCOUPLER™                       | SmartMax™                             | TRUECURRENT®*         |
| R                                    | MicroFET™                           | SMART START™                          | μSerDes™              |
| <b>+</b> °                           | MicroPak™                           | Solutions for Your Success™           | "iser Des             |
| Fairchild <sup>®</sup>               | MicroPak2™                          | SPM®                                  | $\mathcal{N}$         |
| Fairchild Semiconductor <sup>®</sup> | MillerDrive™                        | STEALTH™                              | SerDes"               |
| FACT Quiet Series™                   | MotionMax™                          | SuperFET®                             | UHC <sup>®</sup>      |
| FACT®                                | mWSaver <sup>®</sup>                | SuperSOT™-3                           | Ultra FRFET™          |
| FAST <sup>®</sup>                    | OptoHiT™                            | SuperSOT™-6                           | UniFET™               |
| FAST <sup>™</sup><br>FastvCore™      | OPTOLOGIC®                          | SuperSOT™-8                           | VCX™                  |
|                                      | OPTOPLANAR®                         | SupreMOS <sup>®</sup>                 | VisualMax™            |
| FETBench™                            |                                     | oupromoto                             |                       |

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

**FETBench**<sup>™</sup>

**FPS™** 

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

SyncFET™

LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used here in:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

VoltagePlus™

XS™

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |